Home
International Journal of Science and Research Archive
International, Peer reviewed, Open access Journal ISSN Approved Journal No. 2582-8185

Main navigation

  • Home
    • Journal Information
    • Abstracting and Indexing
    • Editorial Board Members
    • Reviewer Panel
    • Journal Policies
    • IJSRA CrossMark Policy
    • Publication Ethics
    • Instructions for Authors
    • Article processing fee
    • Track Manuscript Status
    • Get Publication Certificate
    • Current Issue
    • Issue in Progress
    • Past Issues
    • Become a Reviewer panel member
    • Join as Editorial Board Member
  • Contact us
  • Downloads

ISSN Approved Journal || eISSN: 2582-8185 || CODEN: IJSRO2 || Impact Factor 8.2 || Google Scholar and CrossRef Indexed

Fast Publication within 48 hours || Low Article Processing Charges || Peer Reviewed and Referred Journal || Free Certificate

Research and review articles are invited for publication in January 2026 (Volume 18, Issue 1)

Low-power frequency divider in 180 nm CMOS technology for 2.4 GHz phase locked loop applications

Breadcrumb

  • Home
  • Low-power frequency divider in 180 nm CMOS technology for 2.4 GHz phase locked loop applications

Ezzidin Hassan Aboadla * and Ali Hassan

Department of Electrical and Electronics Engineering, Higher Institute of Science and Technology, Al-Zahra, Libya.

Review Article

International Journal of Science and Research Archive, 2025, 14(02), 1650-1656

Article DOI: 10.30574/ijsra.2025.14.2.0520

DOI url: https://doi.org/10.30574/ijsra.2025.14.2.0520

Received on 12 January 2025; revised on 21 February 2025; accepted on 24 February 2025

This paper presents the design and analysis of a low-power programmable frequency divider implemented in 180 nm CMOS technology, optimized for applications in the 2.4 GHz Bluetooth band. In the proposed architecture, a 32/33 dual-modulus prescaler, a main counter, and a swallow counter are integrated, utilizing true single-phase clock (TSPC) flip flops that enable high-speed operation with minimal power consumption. The design was simulated and evaluated using PSPICE software under a 2V supply voltage, demonstrating stable frequency division with low phase noise. Simulation results revealed a total power consumption of 0.58 mW, with efficient distribution across the prescaler and counter circuits. This work addresses key challenges in power efficiency, operational speed, and circuit area, making it a strong candidate for energy-constrained applications such as Bluetooth transceivers, wireless sensor networks, and IoT devices. With the proposed frequency divider, wireless communications systems can easily integrate PLL-based frequency synthesizers into their next-generation systems. This is a scalable, energy-efficient solution. 

Programmable Frequency Divider; CMOS Technology; Low-Power Consumption; Phase Locked Loop

https://journalijsra.com/sites/default/files/fulltext_pdf/IJSRA-2025-0520.pdf

Preview Article PDF

Ezzidin Hassan Aboadla and Ali Hassan. Low-power frequency divider in 180 nm CMOS technology for 2.4 GHz phase locked loop applications. International Journal of Science and Research Archive, 2025, 14(02), 1650-1656. Article DOI: https://doi.org/10.30574/ijsra.2025.14.2.0520.

Copyright © 2025 Author(s) retain the copyright of this article. This article is published under the terms of the Creative Commons Attribution Liscense 4.0

For Authors: Fast Publication of Research and Review Papers


ISSN Approved Journal publication within 48 hrs in minimum fees USD 35, Impact Factor 8.2


 Submit Paper Online     Google Scholar Indexing Peer Review Process

Footer menu

  • Contact

Copyright © 2026 International Journal of Science and Research Archive - All rights reserved

Developed & Designed by VS Infosolution