Home
International Journal of Science and Research Archive
International, Peer reviewed, Open access Journal ISSN Approved Journal No. 2582-8185

Main navigation

  • Home
    • Journal Information
    • Abstracting and Indexing
    • Editorial Board Members
    • Reviewer Panel
    • Journal Policies
    • IJSRA CrossMark Policy
    • Publication Ethics
    • Instructions for Authors
    • Article processing fee
    • Track Manuscript Status
    • Get Publication Certificate
    • Current Issue
    • Issue in Progress
    • Past Issues
    • Become a Reviewer panel member
    • Join as Editorial Board Member
  • Contact us
  • Downloads

ISSN Approved Journal || eISSN: 2582-8185 || CODEN: IJSRO2 || Impact Factor 8.2 || Google Scholar and CrossRef Indexed

Fast Publication within 48 hours || Low Article Processing Charges || Peer Reviewed and Referred Journal || Free Certificate

Research and review articles are invited for publication in January 2026 (Volume 18, Issue 1)

Back side power delivery: Revolutionizing chip design

Breadcrumb

  • Home
  • Back side power delivery: Revolutionizing chip design

Ramalinga Reddy Kotapati *

INTEL, USA.

Review Article

International Journal of Science and Research Archive, 2025, 14(01), 981-987

Article DOI: 10.30574/ijsra.2025.14.1.0113

DOI url: https://doi.org/10.30574/ijsra.2025.14.1.0113

Received on 02 December 2024; revised on 14 January 2025; accepted on 17 January 2025

Backside power delivery network technology represents a revolutionary advancement in semiconductor design, addressing critical power distribution challenges in advanced process nodes. This architectural innovation separates power delivery from signal routing through vertical integration, enabling significant improvements in chip performance and efficiency. The approach incorporates nano-Through Silicon Vias for direct power delivery through thinned silicon substrates, dramatically reducing routing congestion and IR drop while enhancing signal integrity. Intel's PowerVia implementation, alongside developments from other major semiconductor manufacturers, demonstrates the technology's potential to transform power delivery architectures. The solution not only improves thermal management and reduces voltage droop but also enables greater design flexibility through simplified routing and optimized circuit implementation. Despite initial manufacturing complexities, the long-term benefits include enhanced yield rates, reduced design cycles, and improved performance metrics. The technology's adoption across the semiconductor industry marks a pivotal shift in power delivery architecture, positioning it as a crucial enabler for future semiconductor scaling and high-performance computing applications.

Backside Power Delivery; Through-Silicon Vias; Power Integrity; Semiconductor Manufacturing; Circuit Optimization

https://journalijsra.com/sites/default/files/fulltext_pdf/IJSRA-2025-0113.pdf

Preview Article PDF

Ramalinga Reddy Kotapati. Back side power delivery: Revolutionizing chip design. International Journal of Science and Research Archive, 2025, 14(01), 981-987. Article DOI: https://doi.org/10.30574/ijsra.2025.14.1.0113.

Copyright © 2025 Author(s) retain the copyright of this article. This article is published under the terms of the Creative Commons Attribution Liscense 4.0

For Authors: Fast Publication of Research and Review Papers


ISSN Approved Journal publication within 48 hrs in minimum fees USD 35, Impact Factor 8.2


 Submit Paper Online     Google Scholar Indexing Peer Review Process

Footer menu

  • Contact

Copyright © 2026 International Journal of Science and Research Archive - All rights reserved

Developed & Designed by VS Infosolution